# CUDA 硬體介紹

# **Graphic Processor Unit**



## **Traditional Graphics Pipeline**

- 傳統的繪圖管線(nvidia G80之前的GPU)
  - vertex shader和pixel shader的比例是固定的,但需求比例不盡相同,造成閒置的情形無法充份利用processors



## **Unified Shader Pipline**

- 2007年後(nvidia G80)有統一化繪圖管線 (Unified Shader Pipline)設計產生
  - Unified Shader 依不同比例需求配置給 processors,避免閒置情况發生



#### CUDA - GPU

- NVIDIA公司目前已支援CUDA運算架構的 GPU硬體設備
  - Tesla \ Quadro \ GeForce
  - -科學計算、專業繪圖及3D視覺化、遊戲

• 大量運算核心設備

### **Architectures**



#### CPU 和GPU 運算能力和記憶體頻寬演進



## 為何會如此演進?

- GPU 架構是為密集運算、高度平行化的資料設計。
  - > 可以有更多的電晶體用於運算而非快取或流程控制。



```
Detected 1 CUDA Canable device(s)
Device 0: "NVIDIA Tegra X1"
 CODY Driver Version / Runtime Version
                                                 10.0 / 10.0
  CUDA Capability Major/Minor version number:
                                                 5.3
  Total amount of global memory:
                                                 3963 MBytes (4155600896 bytes)
  ( 1) Multiprocessors, (128) CUDA Cores/MP:
                                                 128 CUDA Cores
  GPU Max Clock rate:
                                                 922 MHz (U.92 GHz)
  Memory Clock rate:
                                                 1600 Mhz
                                                 64-bit
 Memory Bus Width:
  L2 Cache Size:
                                                 262144 bytes
  Maximum Texture Dimension Size (x,y,z)
                                                 1D=(65536), 2D=(65536, 65536), 3D=(4096, 4096, 4096)
 Maximum Layered 1D Texture Size, (num) layers 1D=(16384), 2048 layers
 Maximum Layered 2D Texture Size, (num) layers 2D=(16384, 16384), 2048 layers
  Total amount of constant memory:
                                                 65536 bytes
  Total amount of shared memory per block:
                                                 49152 bytes
  Total number of registers available per block: 32768
  Warp size:
  Maximum number of threads per multiprocessor:
                                                 2048
 Maximum number of threads per block:
                                                 1024
  Max dimension size of a thread block (x,y,z): (1024, 1024, 64)
 Max dimension size of a grid size (x,y,z): (2147483647, 65535, 65535)
  Maximum memory pitch:
                                                 2147483647 bytes
  Texture alignment:
                                                 512 bytes
  Concurrent copy and kernel execution:
                                                 Yes with 1 copy engine(s)
  Run time limit on kernels:
                                                 Yes
  Integrated GPU sharing Host Memory:
                                                 Yes
  Support host page-locked memory mapping:
                                                 Yes
  Alignment requirement for Surfaces:
                                                 Yes
  Device has ECC support:
                                                 Disabled
  Device supports Unified Addressing (UVA):
                                                 Yes
  Device supports Compute Preemption:
                                                 No
  Supports Cooperative Kernel Launch:
                                                 No
  Supports MultiDevice Co-op Kernel Launch:
                                                 No
  Device PCI Domain ID / Bus ID / location ID:
                                                 0 / 0 / 0
  Compute Mode:
     < Default (multiple host threads can use ::cudaSetDevice() with device simultaneously) >
deviceQuery, CUDA Driver = CUDART, CUDA Driver Version = 10.0, CUDA Runtime Version = 10.0, NumDevs = 1
Result = PASS
```

kcf@kcf-desktop:/usr/local/cuda-10.0/samples/1 Utilities/deviceQuery\$ ./deviceQuery

CUDA Device Query (Runtime API) version (CUDART static linking)

./deviceQuery Starting...

## A glance at the GeForce 8800



## **GPU** Chip



## **GPU** Chip

- The GPU core is the stream processor
- Stream processors are grouped in stream multiprocessors
  - SM is basically a SIMD processor (Single Instruction Multiple Data)



## **GPU** chip design

- Core ideas
  - GPUs consist of many "simple" cores
  - Designed for many simpler tasks: high throughput
  - Fewer control units: latency



# Computer Unified Device Architecture (CUDA)

- Parallel computer architecture developed by NVIDIA
- General purpose programming model
- Specially designed for General Purpose GPU (GPGPU) computing:
  - Offers a compute designed API
  - Explicit GPU memory managing





# A General-Purpose Parallel Computing Platform and Programming Model

|                          | GPU Computing Applications                                                                      |                                    |                            |                            |                     |                                          |                            |                             |                       |                |                               |  |
|--------------------------|-------------------------------------------------------------------------------------------------|------------------------------------|----------------------------|----------------------------|---------------------|------------------------------------------|----------------------------|-----------------------------|-----------------------|----------------|-------------------------------|--|
| Libraries and Middleware |                                                                                                 |                                    |                            |                            |                     |                                          |                            |                             |                       |                |                               |  |
|                          | cuDNN<br>TensorRT                                                                               | cuFFT, cuBLAS,<br>cuRAND, cuSPARSE |                            | CULA MAGMA                 |                     | Thrust<br>NPP                            | VSIPL, SVM,<br>OpenCurrent |                             | PhysX, OptiX,<br>iRay |                | MATLAB<br>Mathematica         |  |
| Programming Languages    |                                                                                                 |                                    |                            |                            |                     |                                          |                            |                             |                       |                |                               |  |
|                          | C C++                                                                                           |                                    |                            | Fortran                    |                     | Java, Pytho<br>Wrappers                  |                            | DirectCompute               |                       |                | Directives<br>(e.g., OpenACC) |  |
| CUDA-enabled NVIDIA GPUs |                                                                                                 |                                    |                            |                            |                     |                                          |                            |                             |                       |                |                               |  |
|                          | Turing Architecture<br>(Compute capabilities 7.x)                                               |                                    | DRIVE/JETSON<br>AGX Xavier |                            | GeForce 2000 Series |                                          | Quadro RTX Series          |                             | Т                     | Tesla T Series |                               |  |
|                          | Volta Architecture<br>(Compute capabilities 7.x)                                                |                                    |                            | DRIVE/JETSON<br>AGX Xavier |                     |                                          |                            |                             |                       | Т              | esla V Series                 |  |
|                          | Pascal Architecture (Compute capabilities 6.x)  Maxwell Architecture (Compute capabilities 5.x) |                                    | Tegra X2                   |                            | GeForce 1000 Series |                                          | es                         | Quadro P Series             |                       | Т              | Tesla P Series                |  |
|                          |                                                                                                 |                                    | Tegra X1                   |                            | Ge                  | GeForce 900 Series                       |                            | Quadro M Series             |                       | Te             | Tesla M Series                |  |
|                          | Kepler Architecture<br>(Compute capabilities 3.x)                                               |                                    | 1                          | Tegra K1                   |                     | GeForce 700 Series<br>GeForce 600 Series |                            | Quadro K Series             |                       | Т              | Tesla K Series                |  |
|                          |                                                                                                 |                                    |                            | EMBEDDED                   |                     | CONSUMER DESKTOP,<br>LAPTOP              |                            | PROFESSIONAL<br>WORKSTATION |                       | С              | DATA CENTER                   |  |

#### CPU v.s GPU



- Integrated programming model
- High speed data transfer(Host ← → device)
  - up to 5 GB/sec (PCI-E gen.2 x16)
- High data transferring rate
  - Device memory ← →GPU (100GB/s)
  - Host memory  $\leftarrow \rightarrow$  CPU(10GB/s)
  - Asynchronous data transfer
- Large GPU memory systems

# GPU運作細部討論

#### nVidia GPU Architecture

- GPU最基本的處理單位是*SP(Streaming Processor)*
- GPU擁有許多SP同時進行運算
- 數個SP附加其他單元組成*SM(Streaming Multiprocessor)*

```
CUDA Device Query (Runtime API) version (CUDART static linking)
Detected 1 CUDA Capable device(s)
Device 0: "GeForce GTX 1050 Ti"
 CUDA Driver Version / Runtime Version
                                                 8.0 / 8.0
 CUDA Capability Major/Minor version number:
                                                 6.1
 Total amount of global memory:
                                                 4096 MRutes (4294967296 bytes)
( 6) Multiprocessors, (128) CUDA Cores/MP:
                                                 768 CUDA Cores
                                                 1392 MHz (1.39 GHz)
 GPU Max Clock rate:
 Memory Clock rate:
                                                 3504 Mhz
 Memory Bus Width:
                                                 128-bit
 L2 Cache Size:
                                                 1048576 bytes
 Maximum Texture Dimension Size (x,y,z)
                                                 1D=(131072), 2D=(131072, 65536), 3D=(16384, 16384, 16384)
 Maximum Layered 1D Texture Size. (num) layers 1D=(32768). 2048 layers
                                                                                         Streaming Multiprocessor
 Maximum Layered 2D Texture Size, (num) layers 2D=(32768, 32768), 2048 layers
 Total amount of constant memory:
                                                 65536 bytes
                                                                                      Instruction L1
                                                                                                            Data L1
 Total amount of shared memory per block:
                                                 49152 bytes
 Total number of registers available per block: 65536
                                                                                          Instruction Fetch/Dispatch
 Maximum number of threads per multiprocessor:
                                                 2048
                                                                                               Shared Memory
                                                 1024
Maximum number of threads per block:
 Max dimension size of a thread block (x,y,z): (1024, 1024, 64)
                                                                                        SP
                                                                                                           SP
 Max dimension size of a grid size
                                       (x,y,z): (2147483647, 65535, 65535)
 Maximum memory pitch:
                                                 2147483647 butes
 Texture alignment:
                                                 512 bytes
                                                                                        SP
                                                                                                           SP
                                                 Yes with 2 copy engine(s)
 Concurrent copy and kernel execution:
                                                                                                 SFU
                                                                                                                   SFU
 Run time limit on kernels:
                                                 Yes
                                                                                        SP
                                                                                                           SP
                                                 Nο
 Integrated GPU sharing Host Memory:
 Support host page-locked memory mapping:
                                                 Yes
                                                                                        SP
                                                                                                           SP
 Alignment requirement for Surfaces:
                                                 Yes
 Device has ECC support:
                                                 Disabled
 CUDA Device Driver Mode (TCC or WDDM):
                                                 WDDM (Windows Display Driver Model)
 Device supports Unified Addressing (UVA):
                                                 Yes
 Device PCI Domain ID / Bus ID / location ID:
                                                 0/1/0
 Compute Mode:
    < Default (multiple host threads can use ::cudaSetDevice() with device simultaneously> >
deviceQuery, CUDA Driver = CUDART, CUDA Driver Version = 8.0, CUDA Runtime Version = 8.0, NumDevs = 1, DeviceO = GeForce
GTX 1050 Ti
Result = PASS
```

```
Detected 1 CUDA Carable device (s
Device O: "NVIDIA Tegra X1"
 CODY Driver Version / Runtime Version
                                                 10.0 / 10.0
 CUDA Capability Major/Minor version number:
                                                 5.3
  Total amount of global memory:
                                                 3963 MBytes (4155600896 bytes)
  ( 1) Multiprocessors, (128) CUDA Cores/MP:
                                                 128 CUDA Cores
 GPU Max Clock rate:
                                                 922 MHz (U.92 GHz)
 Memory Clock rate:
                                                 1600 Mhz
 Memory Bus Width:
                                                 64-bit
 L2 Cache Size:
                                                 262144 bytes
 Maximum Texture Dimension Size (x,y,z)
                                                 1D=(65536), 2D=(65536, 65536), 3D=(4096, 4096, 4096)
 Maximum Layered 1D Texture Size, (num) layers 1D=(16384), 2048 layers
 Maximum Layered 2D Texture Size, (num) layers 2D=(16384, 16384), 2048 layers
  Total amount of constant memory:
                                                 65536 bytes
  Total amount of shared memory per block:
                                                 49152 bytes
  Total number of registers available per block: 32768
  Warp size:
 Maximum number of threads per multiprocessor: 2048
 Maximum number of threads per block:
                                                 1024
 Max dimension size of a thread block (x,y,z): (1024, 1024, 64)
 Max dimension size of a grid size (x,y,z): (2147483647, 65535, 65535)
 Maximum memory pitch:
                                                 2147483647 bytes
  Texture alignment:
                                                 512 bytes
  Concurrent copy and kernel execution:
                                                 Yes with 1 copy engine(s)
 Run time limit on kernels:
                                                 Yes
  Integrated GPU sharing Host Memory:
                                                 Yes
  Support host page-locked memory mapping:
                                                 Yes
 Alignment requirement for Surfaces:
                                                 Yes
  Device has ECC support:
                                                 Disabled
  Device supports Unified Addressing (UVA):
                                                 Yes
  Device supports Compute Preemption:
                                                 No
  Supports Cooperative Kernel Launch:
                                                 No
  Supports MultiDevice Co-op Kernel Launch:
                                                 No
  Device PCI Domain ID / Bus ID / location ID:
                                                 0 / 0 / 0
  Compute Mode:
     < Default (multiple host threads can use ::cudaSetDevice() with device simultaneously) >
deviceQuery, CUDA Driver = CUDART, CUDA Driver Version = 10.0, CUDA Runtime Version = 10.0, NumDevs = 1
Result = PASS
```

kcf@kcf-desktop:/usr/local/cuda-10.0/samples/1 Utilities/deviceQuery\$ ./deviceQuery

CUDA Device Query (Runtime API) version (CUDART static linking)

./deviceQuery Starting...

## SM, block, warp

- SM(Streaming Multiprocessor)
  - GPU硬體運算時會把CUDA中的多個thread block分配給 SM進行,由Warp scheduler負責排程
- block(thread block)
  - Thread block中實際進行運算的threads以*warp* 為單位一起執行同一指令 (32 threads execute one instruction simultaneously.)
- warp
  - -1 warp = 32 threads



# Streaming Multiprocessor (SM)

- Streaming Multiprocessor (SM)
  - 8 Streaming Processors (SP)(依據型號不同位有差異)
  - 2 Special Function Units (SFU)
  - 一個SM類似一個CPU,有其執行必要之資源。一個SP中只有整數與浮點數計算單元。
- Multi-threaded instruction dispatch
  - 1 to 512 threads active
  - Shared instruction fetch per 32 threads
  - Cover latency of memory loads
- Registers (32768Reg/Block)
- Shared memory (49152B/Block)
- DRAM access





## Sample code

N

16

```
// Kernel definition
 _global__ void MatAdd(float A[N][N], float B[N][N],
float C[N][N])
  int i = blockIdx.x * blockDim.x + threadIdx.x:
  int j = blockIdx.y * blockDim.y + threadIdx.y;
                                                   Ν
  if (i < N \&\& j < N)
    C[i][j] = A[i][j] + B[i][j];
int main()
{
  // Kernel invocation
  dim3 threadsPerBlock(16, 16); //dim3 是 CUDA 的一種資料型態,表示一個 3D 的向量
  dim3 numBlocks(N / threadsPerBlock.x, N / threadsPerBlock.y);
  MatAdd<<<numBlocks, threadsPerBlock>>>(A, B, C);
                                                                                           16
```



### **SM Executes Blocks**



#### **SM Executes Blocks**

- Threads are assigned to SMs in Block granularity
  - More than one block assigned to each SM as resource allows(block排程)
  - SM in CC 1.2 can take up to 1024 threads
    - Could be 512 (threads/block) \* 2 blocks
    - Or 256(threads/block) \* 4 blocks, etc
       1024個thread可以分成不同個數的block
- Threads run concurrently
  - SM assigns/maintains thread id
  - SM manages/schedules thread execution

#### Warp designation

- Hardware separates threads of a block into warps
  - All threads in a warp correspond to the same thread block
  - Threads are placed in a warp sequentially
  - Threads are scheduled in warps





© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2009 ECE498AL, University of Illinois, Urbana-Champaign 10

# Thread Scheduling/Execution(1/3)

• Each Thread Blocks is divided in 32-thread Warps

This is an implementation decision, not part of the CUDA programming model

Warps are scheduling units in SM

Block 1 Warps **Block 2 Warps** t0 t1 t2 ... t31 t0 t1 t2 ... t31 **Streaming Multiprocessor** Instruction L1 Data L1 **Instruction Fetch/Dispatch Shared Memory** SP SP SFU **SFU** SP SP

32個執行緒為一個執行單位,稱之為wrap

# Thread Scheduling/Execution(2/3)

- If 2 thread blocks are assigned to an SM and each block has 52 threads, how many Warps are there in an SM?
  - Each Block is divided into
     512/32 = 16 Warps
  - There are 16 \* 2 = 32 Warps
  - At any point in time, only one of the 32 Warps will be selected for instruction fetch and execution.



# SM multithreaded Warp scheduler



time

# Warp(1/2)

- SM會以連續的方式對warp進行分組
  - 例如:一個thread block裡有128個threads,將會被分為四組warp (if 128 threads are assigned to a thread block)
    - Warp 1:0-31
    - Warp 2: 32 63
    - Warp 3: 64 95
    - Warp 4: 96 − 127

## Warp(2/2)

- Thread block裡的threads數量不足32倍數, 則將剩下的threads獨立成一個warp
  - 例如:thread block大小(一個block裡thread的數量)為98,就會有四個warps (if 98 threads are assigned to a thread block):
    - Warp 1 : 0 31
    - Warp 2 : 32 63
    - Warp 3 : 64 95
    - Warp 4 ∶ 96 97 (only two hreads)
  - Warp 4只有2個thread,所以浪費了30個thread的計算能力,設定thread block大小要注意

# Warp Scheduling

- warp排程舉例
  - The SM implements a zero-overhead warp scheduling
  - Warps whose next instruction has its operands ready for consumption are eligible for execution
  - Eligible warps are selected for execution on a prioritized scheduling policy
  - All threads in a warp execute the same instruction
  - 先執行TB1的W1,當執行到第六道指令時需要等待,於是切換到 其他thread block去執行其中的warp,等到TB1,W1 stall過後,就可 以繼續執行TB1 W1的第七道指令 Coarse-drain multithreading



#### Reference

 https://docs.nvidia.com/cuda/cuda-cprogramming-guide/index.html